# **Shift And Add ( Sequential Multiplier )**

| Name                 | ID        | Section |
|----------------------|-----------|---------|
| Karim Mahmoud Kamal  | V23010174 | 16      |
| Yossef Ibrahim Abbas | V23010442 | 16      |
| Ayman Ahmed Hanafy   | V23010247 | 16      |

**Supervised by:** 

**Dr. Eslam Tawfik** 

**Eng. Mohamed El Shafey** 

#### Specifications:

- Design and implement using verilog the following 32-bits signed integer multipliers
- The multiplier will have an input register before the multiplier and an output register after the multiplier.
- It has clock, reset, and enable signals.
- Implement a testbench to test the above multipliers (Covering 8 cases):
- Multiplication of positive and negative number
- Multiplication of positive and positive number
- Multiplication of negative and negative number
- Multiplication of negative and positive number
- Multiplication by zero
- Multiplication by 1
- Additional 2 random test cases.
- Your testbench should print "TestCase#1: success" on success and should print the "TestCase#1: failed with input X and Y and Output Z and overflow status N", elements in blue should be replaced by your values.
- Your testbench should also report the total number of success and failure testcases at the end.

\_\_\_\_\_\_

### **Block Diagram**



## **Logic Design (Verilog Code)**

## **32-bit Register Module**

```
module registerNbits #(
    parameter N = 32
) (
    clk,
    reset,
    en,
    inp,
    out
);
    input clk, reset, en;
    output reg [N-1:0] out;
    input [N-1:0] inp;
    always @(posedge clk) begin
        if (reset) out = 0;
        else if (en) out = inp;
    end
endmodule
```

We make a register module to apply RTL concept and to reduce delay issues.

It is a 32-bit Register and we create 2 instances of it to do multiplication.

#### **Controller**

```
parameter Na = 32;
parameter idle = 3'b000;
parameter init = 3'b001;
parameter test = 3'b010;
parameter add = 3'b011;
parameter shift = 3'b100;
```

#### **Top Module**

```
. . .
```

#### **TestBench**

•••

```
• • •
```

#### Waveform



### **Log Results**

```
# inputA: 7 , inputB: 2 , output:
                                                      14
# TestCase# 1 : SUCCESS
# inputA: -2 , inputB: -5 , output:
                                                       10
# TestCase# 2 : SUCCESS
# inputA: 3 , inputB: 3 , output:
# TestCase# 3 : SUCCESS
# inputA: -2 , inputB: -3 , output:
# TestCase# 4 : SUCCESS
VSIM 7> run
         -5 , inputB: 2 , output:
                                                     -10
# inputA:
# TestCase# 5 : SUCCESS
# inputA: 2 , inputB: -5 , output:
                                                     -10
# TestCase# 6 : SUCCESS
# inputA: -268435211 , inputB: 0 , output:
                                                      0
# TestCase# 7 : SUCCESS
# inputA: 1 , inputB: 15 , output:
                                                      15
# TestCase# 8 : SUCCESS
# The number of success test cases: 8
VSIM 7>
```

### Description

A 32-bit signed sequential multiplier designed using a switch-case structure described as follows:

- 1- This sequential multiplier is a digital circuit that performs the multiplication of two 32-bit signed numbers using a controlled sequence of steps. It employs a switch-case structure to manage and control its operation, consisting of four main states: Initialize, Idle, Add, and Shift.
- 2- <u>Initialize State:</u> In this state, the multiplier initializes the operation. It sets up the necessary registers and variables to prepare for the multiplication. This step is essential for ensuring that the multiplier begins with a clean slate for each new multiplication operation.
- 3- <u>Idle State</u>: After initialization, the multiplier enters the idle state. In this state, it waits for the input values, which are the two 32-bit signed numbers that need to be multiplied. These numbers are usually stored in registers or memory locations.
- 4- Add State: Once the input values are available, the multiplier enters the add state. In this state, the multiplier performs the addition operation. It accumulates the results of partial products obtained during the multiplication. This addition typically involves adding two numbers, and the result is stored in a temporary accumulator.
- 5- Shift State: After the addition, the multiplier enters the shift state. In this state, it shifts the contents of the temporary accumulator to the left, mimicking the shifting of digits in a traditional long multiplication process. This left shift is usually accompanied by a shift of the other operand (the multiplicand) to the right.
- 6- The cycle of Add and Shift states continues until all bits of the multiplier have been processed, resulting in the completion of the multiplication operation. The final result is stored in the accumulator or in the designated output register.

This 32-bit signed sequential multiplier is a fundamental component in digital signal processing and arithmetic operations, enabling the efficient multiplication of two signed numbers. Its switch-case structure allows for precise control over the various stages of the multiplication process, ensuring accurate results for a wide range of applications.